Publications
Optimized pulsed write schemes improve linearity and write speed for low-power organic neuromorphic devices
Keene, Scott T.; Melianas, Armantas; Fuller, Elliot J.; Van De Burgt, Yoeri; Talin, A.A.; Salleo, Alberto
Neuromorphic devices are becoming increasingly appealing as efficient emulators of neural networks used to model real world problems. However, no hardware to date has demonstrated the necessary high accuracy and energy efficiency gain over CMOS in both (1) training via backpropagation and (2) in read via vector matrix multiplication. Such shortcomings are due to device non-idealities, particularly asymmetric conductance tuning in response to uniform voltage pulse inputs. Here, by formulating a general circuit model for capacitive ion-exchange neuromorphic devices, we show that asymmetric nonlinearity in organic electrochemical neuromorphic devices (ENODes) can be suppressed by an appropriately chosen write scheme. Simulations based upon our model suggest that a nonlinear write-selector could reduce the switching voltage and energy, enabling analog tuning via a continuous set of resistance states (100 states) with extremely low switching energy (∼170 fJ • μm-2). This work clarifies the pathway to neural algorithm accelerators capable of parallelism during both read and write operations.